/* ---------------------------------------------------------------------------- * SAM Software Package License * ---------------------------------------------------------------------------- * Copyright (c) 2012, Atmel Corporation * * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following condition is met: * * - Redistributions of source code must retain the above copyright notice, * this list of conditions and the disclaimer below. * * Atmel's name may not be used to endorse or promote products derived from * this software without specific prior written permission. * * DISCLAIMER: THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE * DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, * OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. * ---------------------------------------------------------------------------- */ #ifndef _SAM3XA_USART0_INSTANCE_ #define _SAM3XA_USART0_INSTANCE_ #ifdef __cplusplus extern "C" { #endif /* ========== Register definition for USART0 peripheral ========== */ #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) #define REG_USART0_CR (0x40098000U) /**< \brief (USART0) Control Register */ #define REG_USART0_MR (0x40098004U) /**< \brief (USART0) Mode Register */ #define REG_USART0_IER (0x40098008U) /**< \brief (USART0) Interrupt Enable Register */ #define REG_USART0_IDR (0x4009800CU) /**< \brief (USART0) Interrupt Disable Register */ #define REG_USART0_IMR (0x40098010U) /**< \brief (USART0) Interrupt Mask Register */ #define REG_USART0_CSR (0x40098014U) /**< \brief (USART0) Channel Status Register */ #define REG_USART0_RHR (0x40098018U) /**< \brief (USART0) Receiver Holding Register */ #define REG_USART0_THR (0x4009801CU) /**< \brief (USART0) Transmitter Holding Register */ #define REG_USART0_BRGR (0x40098020U) /**< \brief (USART0) Baud Rate Generator Register */ #define REG_USART0_RTOR (0x40098024U) /**< \brief (USART0) Receiver Time-out Register */ #define REG_USART0_TTGR (0x40098028U) /**< \brief (USART0) Transmitter Timeguard Register */ #define REG_USART0_FIDI (0x40098040U) /**< \brief (USART0) FI DI Ratio Register */ #define REG_USART0_NER (0x40098044U) /**< \brief (USART0) Number of Errors Register */ #define REG_USART0_IF (0x4009804CU) /**< \brief (USART0) IrDA Filter Register */ #define REG_USART0_MAN (0x40098050U) /**< \brief (USART0) Manchester Encoder Decoder Register */ #define REG_USART0_LINMR (0x40098054U) /**< \brief (USART0) LIN Mode Register */ #define REG_USART0_LINIR (0x40098058U) /**< \brief (USART0) LIN Identifier Register */ #define REG_USART0_WPMR (0x400980E4U) /**< \brief (USART0) Write Protect Mode Register */ #define REG_USART0_WPSR (0x400980E8U) /**< \brief (USART0) Write Protect Status Register */ #define REG_USART0_RPR (0x40098100U) /**< \brief (USART0) Receive Pointer Register */ #define REG_USART0_RCR (0x40098104U) /**< \brief (USART0) Receive Counter Register */ #define REG_USART0_TPR (0x40098108U) /**< \brief (USART0) Transmit Pointer Register */ #define REG_USART0_TCR (0x4009810CU) /**< \brief (USART0) Transmit Counter Register */ #define REG_USART0_RNPR (0x40098110U) /**< \brief (USART0) Receive Next Pointer Register */ #define REG_USART0_RNCR (0x40098114U) /**< \brief (USART0) Receive Next Counter Register */ #define REG_USART0_TNPR (0x40098118U) /**< \brief (USART0) Transmit Next Pointer Register */ #define REG_USART0_TNCR (0x4009811CU) /**< \brief (USART0) Transmit Next Counter Register */ #define REG_USART0_PTCR (0x40098120U) /**< \brief (USART0) Transfer Control Register */ #define REG_USART0_PTSR (0x40098124U) /**< \brief (USART0) Transfer Status Register */ #else #define REG_USART0_CR (*(WoReg*)0x40098000U) /**< \brief (USART0) Control Register */ #define REG_USART0_MR (*(RwReg*)0x40098004U) /**< \brief (USART0) Mode Register */ #define REG_USART0_IER (*(WoReg*)0x40098008U) /**< \brief (USART0) Interrupt Enable Register */ #define REG_USART0_IDR (*(WoReg*)0x4009800CU) /**< \brief (USART0) Interrupt Disable Register */ #define REG_USART0_IMR (*(RoReg*)0x40098010U) /**< \brief (USART0) Interrupt Mask Register */ #define REG_USART0_CSR (*(RoReg*)0x40098014U) /**< \brief (USART0) Channel Status Register */ #define REG_USART0_RHR (*(RoReg*)0x40098018U) /**< \brief (USART0) Receiver Holding Register */ #define REG_USART0_THR (*(WoReg*)0x4009801CU) /**< \brief (USART0) Transmitter Holding Register */ #define REG_USART0_BRGR (*(RwReg*)0x40098020U) /**< \brief (USART0) Baud Rate Generator Register */ #define REG_USART0_RTOR (*(RwReg*)0x40098024U) /**< \brief (USART0) Receiver Time-out Register */ #define REG_USART0_TTGR (*(RwReg*)0x40098028U) /**< \brief (USART0) Transmitter Timeguard Register */ #define REG_USART0_FIDI (*(RwReg*)0x40098040U) /**< \brief (USART0) FI DI Ratio Register */ #define REG_USART0_NER (*(RoReg*)0x40098044U) /**< \brief (USART0) Number of Errors Register */ #define REG_USART0_IF (*(RwReg*)0x4009804CU) /**< \brief (USART0) IrDA Filter Register */ #define REG_USART0_MAN (*(RwReg*)0x40098050U) /**< \brief (USART0) Manchester Encoder Decoder Register */ #define REG_USART0_LINMR (*(RwReg*)0x40098054U) /**< \brief (USART0) LIN Mode Register */ #define REG_USART0_LINIR (*(RwReg*)0x40098058U) /**< \brief (USART0) LIN Identifier Register */ #define REG_USART0_WPMR (*(RwReg*)0x400980E4U) /**< \brief (USART0) Write Protect Mode Register */ #define REG_USART0_WPSR (*(RoReg*)0x400980E8U) /**< \brief (USART0) Write Protect Status Register */ #define REG_USART0_RPR (*(RwReg*)0x40098100U) /**< \brief (USART0) Receive Pointer Register */ #define REG_USART0_RCR (*(RwReg*)0x40098104U) /**< \brief (USART0) Receive Counter Register */ #define REG_USART0_TPR (*(RwReg*)0x40098108U) /**< \brief (USART0) Transmit Pointer Register */ #define REG_USART0_TCR (*(RwReg*)0x4009810CU) /**< \brief (USART0) Transmit Counter Register */ #define REG_USART0_RNPR (*(RwReg*)0x40098110U) /**< \brief (USART0) Receive Next Pointer Register */ #define REG_USART0_RNCR (*(RwReg*)0x40098114U) /**< \brief (USART0) Receive Next Counter Register */ #define REG_USART0_TNPR (*(RwReg*)0x40098118U) /**< \brief (USART0) Transmit Next Pointer Register */ #define REG_USART0_TNCR (*(RwReg*)0x4009811CU) /**< \brief (USART0) Transmit Next Counter Register */ #define REG_USART0_PTCR (*(WoReg*)0x40098120U) /**< \brief (USART0) Transfer Control Register */ #define REG_USART0_PTSR (*(RoReg*)0x40098124U) /**< \brief (USART0) Transfer Status Register */ #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */ #ifdef __cplusplus } #endif #endif /* _SAM3XA_USART0_INSTANCE_ */