Blame view

RIOT/boards/iotlab-m3/include/periph_conf.h 1.26 KB
fb11e647   vrobic   reseau statique a...
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
  /*
   * Copyright (C) 2014 Freie Universitรคt Berlin
   *
   * This file is subject to the terms and conditions of the GNU Lesser General
   * Public License v2.1. See the file LICENSE in the top level directory for more
   * details.
   */
  
  /**
   * @ingroup     boards_iotlab-m3
   * @{
   *
   * @file
   * @brief       Peripheral MCU configuration for the iotlab-m3 board
   *
   * @author      Thomas Eichinger <thomas.eichinger@fu-berlin.de>
   * @author      Hauke Petersen <hauke.petersen@fu-berlin.de>
   */
  
  #ifndef PERIPH_CONF_H_
  #define PERIPH_CONF_H_
  
  #include "periph_cpu.h"
  #include "periph_conf_common.h"
  
  #ifdef __cplusplus
  extern "C" {
  #endif
  
  /**
   * @brief SPI configuration
   * @{
   */
  #define SPI_NUMOF           (1U)
  #define SPI_0_EN            1
  
  /* SPI 0 device configuration */
  #define SPI_0_DEV           SPI1
  #define SPI_0_CLKEN()       (periph_clk_en(APB2, RCC_APB2ENR_SPI1EN))
  #define SPI_0_CLKDIS()      (periph_clk_dis(APB2, RCC_APB2ENR_SPI1EN))
  #define SPI_0_BUS_DIV       1   /* 1 -> SPI runs with full CPU clock, 0 -> half CPU clock */
  /* SPI 0 pin configuration */
  #define SPI_0_CLK_PIN       GPIO_PIN(PORT_A,5)
  #define SPI_0_MOSI_PIN      GPIO_PIN(PORT_A,7)
  #define SPI_0_MISO_PIN      GPIO_PIN(PORT_A,6)
  /** @} */
  
  #ifdef __cplusplus
  }
  #endif
  
  #endif /* PERIPH_CONF_H_ */
  /** @} */