Blame view

RIOT/cpu/lpc1768/vectors.c 5.07 KB
fb11e647   vrobic   reseau statique a...
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
  /*
   * Copyright (C) 2014 Freie Universitรคt Berlin
   *
   * This file is subject to the terms and conditions of the GNU Lesser General
   * Public License v2.1. See the file LICENSE in the top level directory for more
   * details.
   */
  
  /**
   * @ingroup     cpu_lpc1768
   * @{
   *
   * @file
   * @brief       Startup code and interrupt vector definition
   *
   * @author      Hauke Petersen <hauke.petersen@fu-berlin.de>
   *
   * @}
   */
  
  #include <stdint.h>
  #include "vectors_cortexm.h"
  
  /* get the start of the ISR stack as defined in the linkerscript */
  extern uint32_t _estack;
  
  /* define a local dummy handler as it needs to be in the same compilation unit
   * as the alias definition */
  void dummy_handler(void) {
      dummy_handler_default();
  }
  
  /* Cortex-M common interrupt vectors */
  WEAK_DEFAULT void isr_svc(void);
  WEAK_DEFAULT void isr_pendsv(void);
  WEAK_DEFAULT void isr_systick(void);
  /* LPC1768 specific interrupt vector */
  WEAK_DEFAULT void isr_wdt(void);
  WEAK_DEFAULT void isr_timer0(void);
  WEAK_DEFAULT void isr_timer1(void);
  WEAK_DEFAULT void isr_timer2(void);
  WEAK_DEFAULT void isr_timer3(void);
  WEAK_DEFAULT void isr_uart0(void);
  WEAK_DEFAULT void isr_uart1(void);
  WEAK_DEFAULT void isr_uart2(void);
  WEAK_DEFAULT void isr_uart3(void);
  WEAK_DEFAULT void isr_pwm1(void);
  WEAK_DEFAULT void isr_i2c0(void);
  WEAK_DEFAULT void isr_i2c1(void);
  WEAK_DEFAULT void isr_i2c2(void);
  WEAK_DEFAULT void isr_spi(void);
  WEAK_DEFAULT void isr_ssp0(void);
  WEAK_DEFAULT void isr_ssp1(void);
  WEAK_DEFAULT void isr_pll0(void);
  WEAK_DEFAULT void isr_rtc(void);
  WEAK_DEFAULT void isr_eint0(void);
  WEAK_DEFAULT void isr_eint1(void);
  WEAK_DEFAULT void isr_eint2(void);
  WEAK_DEFAULT void isr_eint3(void);
  WEAK_DEFAULT void isr_adc(void);
  WEAK_DEFAULT void isr_bod(void);
  WEAK_DEFAULT void isr_usb(void);
  WEAK_DEFAULT void isr_can(void);
  WEAK_DEFAULT void isr_dma(void);
  WEAK_DEFAULT void isr_i2s(void);
  WEAK_DEFAULT void isr_enet(void);
  WEAK_DEFAULT void isr_rit(void);
  WEAK_DEFAULT void isr_mcpwm(void);
  WEAK_DEFAULT void isr_qei(void);
  WEAK_DEFAULT void isr_pll1(void);
  
  /* interrupt vector table */
  __attribute__ ((used,section(".vectors")))
  const void *interrupt_vector[] = {
      /* Exception stack pointer */
      (void*) (&_estack),             /* pointer to the top of the stack */
      /* Cortex-M3 handlers */
      (void*) reset_handler_default,  /* entry point of the program */
      (void*) nmi_default,            /* non maskable interrupt handler */
      (void*) hard_fault_default,     /* hard fault exception */
      (void*) mem_manage_default,     /* memory manage exception */
      (void*) bus_fault_default,      /* bus fault exception */
      (void*) usage_fault_default,    /* usage fault exception */
      (void*) (0UL),                  /* Reserved */
      (void*) (0UL),                  /* Reserved */
      (void*) (0UL),                  /* Reserved */
      (void*) (0UL),                  /* Reserved */
      (void*) isr_svc,                /* system call interrupt, in RIOT used for
                                       * switching into thread context on boot */
      (void*) debug_mon_default,      /* debug monitor exception */
      (void*) (0UL),                  /* Reserved */
      (void*) isr_pendsv,             /* pendSV interrupt, in RIOT the actual
                                       * context switching is happening here */
      (void*) isr_systick,            /* SysTick interrupt, not used in RIOT */
      /* LPC specific peripheral handlers */
      (void*) isr_wdt,                /* watchdog timer */
      (void*) isr_timer0,             /* timer0 */
      (void*) isr_timer1,             /* timer1 */
      (void*) isr_timer2,             /* timer2 */
      (void*) isr_timer3,             /* timer3 */
      (void*) isr_uart0,              /* uart0 */
      (void*) isr_uart1,              /* uart1 */
      (void*) isr_uart2,              /* uart2 */
      (void*) isr_uart3,              /* uart3 */
      (void*) isr_pwm1,               /* pwm1 */
      (void*) isr_i2c0,               /* i2c0 */
      (void*) isr_i2c1,               /* i2c1 */
      (void*) isr_i2c2,               /* i2c2 */
      (void*) isr_spi,                /* spi */
      (void*) isr_ssp0,               /* ssp0 */
      (void*) isr_ssp1,               /* ssp1 */
      (void*) isr_pll0,               /* pll0 (main pll) */
      (void*) isr_rtc,                /* real time clock */
      (void*) isr_eint0,              /* external interrupt 0 */
      (void*) isr_eint1,              /* external interrupt 1 */
      (void*) isr_eint2,              /* external interrupt 2 */
      (void*) isr_eint3,              /* external interrupt 3 */
      (void*) isr_adc,                /* a/d converter */
      (void*) isr_bod,                /* brown out detect */
      (void*) isr_usb,                /* usb */
      (void*) isr_can,                /* can */
      (void*) isr_dma,                /* gp dma */
      (void*) isr_i2s,                /* i2s */
      (void*) isr_enet,               /* ethernet */
      (void*) isr_rit,                /* repetitive interrupt timer */
      (void*) isr_mcpwm,              /* motor control pwm */
      (void*) isr_qei,                /* quadrature encoder interface */
      (void*) isr_pll1,               /* pll1 (usb pll) */
  };