Blame view

fpga/FPGA_projet/ProjectOutputs/Default - All Constraints/fpga_projet.drc 13.7 KB
ebafc595   csaad   mise à jour fichi...
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
  Release 14.3 Drc P.40xd (nt64)
  Copyright (c) 1995-2012 Xilinx, Inc.  All rights reserved.
  
  Wed May 17 18:19:36 2017
  
  drc -z fpga_projet.ncd C:\Users\Altium7\Documents\csaadVandamme\FPGA_projet\ProjectOutputs\Default - All Constraints\FPGA_projet_map.pcf
  

  WARNING:PhysDesignRules:372 - Gated clock. Clock net U3/U_FREQ/clk_div_c9 is

     sourced by a combinatorial pin. This is not good design practice. Use the CE

     pin to control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net U3/U_FREQ/clk_div_c10 is

     sourced by a combinatorial pin. This is not good design practice. Use the CE

     pin to control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net U3/U_FREQ/clk_div_c1 is

     sourced by a combinatorial pin. This is not good design practice. Use the CE

     pin to control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net U3/U_FREQ/clk_div_c4 is

     sourced by a combinatorial pin. This is not good design practice. Use the CE

     pin to control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net U3/U_FREQ/clk_div_c5 is

     sourced by a combinatorial pin. This is not good design practice. Use the CE

     pin to control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net U3/U_FREQ/clk_div_c3 is

     sourced by a combinatorial pin. This is not good design practice. Use the CE

     pin to control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net U3/U_FREQ/clk_div_c7 is

     sourced by a combinatorial pin. This is not good design practice. Use the CE

     pin to control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net U3/U_FREQ/clk_div_c8 is

     sourced by a combinatorial pin. This is not good design practice. Use the CE

     pin to control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net U3/U_FREQ/clk_div_c6 is

     sourced by a combinatorial pin. This is not good design practice. Use the CE

     pin to control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net U3/U_FREQ/clk_div_c0 is

     sourced by a combinatorial pin. This is not good design practice. Use the CE

     pin to control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net U3/U_FREQ/clk_div_c2 is

     sourced by a combinatorial pin. This is not good design practice. Use the CE

     pin to control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net

     U3/U_FREQ/divisor_9_0_component_c8/u1_s is sourced by a combinatorial pin.

     This is not good design practice. Use the CE pin to control the loading of

     data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net

     U3/U_FREQ/divisor_25_0_component_c9/u1_s is sourced by a combinatorial pin.

     This is not good design practice. Use the CE pin to control the loading of

     data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net PinSignal_U8_TC is sourced

     by a combinatorial pin. This is not good design practice. Use the CE pin to

     control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:372 - Gated clock. Clock net PinSignal_U3_FREQ is

     sourced by a combinatorial pin. This is not good design practice. Use the CE

     pin to control the loading of data into the flip-flop.
  WARNING:PhysDesignRules:367 - The signal <U3/TDO_ENABLE> is incomplete. The

     signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/TAP1/exit1dr> is incomplete. The

     signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_11> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_10> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_13> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_12> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_21> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_20> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_15> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_14> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_23> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_22> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_31> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_30> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_17> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_16> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_25> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_24> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_19> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_18> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_27> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_26> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_29> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_28> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_11> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_10> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_13> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_12> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_15> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_14> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/TAP1/reset> is incomplete. The

     signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_11> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_10> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_13> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_12> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_15> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_14> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U7/CEO> is incomplete. The signal does

     not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_1> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_0> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_3> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_2> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_5> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_4> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_7> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_6> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_9> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Length/regout_8> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterInput_Value/regout_0> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_1> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_0> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_3> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_2> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_5> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_4> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_7> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_6> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_9> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterConfiguration/regout_8> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_1> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_0> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_3> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_2> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_5> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_4> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_7> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_6> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_9> is

     incomplete. The signal does not drive any load pins in the design.
  WARNING:PhysDesignRules:367 - The signal <U5/RegisterOutput_Length/regout_8> is

     incomplete. The signal does not drive any load pins in the design.
  DRC detected 0 errors and 84 warnings.  Please see the previously displayed

  individual error or warning messages for more details.