Blame view

RIOT/cpu/mips_pic32mz/include/cpu_conf.h 1.49 KB
a752c7ab   elopes   add first test an...
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
  /*
   * Copyright(C) 2017, 2016, Imagination Technologies Limited and/or its
   *                 affiliated group companies.
   *
   * This file is subject to the terms and conditions of the GNU Lesser
   * General Public License v2.1. See the file LICENSE in the top level
   * directory for more details.
   *
   */
  
  /**
   * @ingroup     cpu_mips_pic32mz
   * @{
   *
   * @file
   * @brief       CPU definitions for Microchip PIC32MZ devices.
   *
   * @author      Neil Jones <neil.jones@imgtec.com>
   */
  
  #ifndef CPU_CONF_H
  #define CPU_CONF_H
  
  #ifdef __cplusplus
  extern "C" {
  #endif
  
  /**
   * @brief    Configuration of default stack sizes
   *
   * printf takes a pretty tortured route through the C lib
   * then via UHI syscall exception to end up at the UART
   * driver.
   *
   * When debugging timer code we get printfs on the idle threads
   * stack which can easily blow its limits.
   *
   * Note code must be compiled at -Os with these values, using -O0
   * you'll overflow these stacks.
   *
   * NO ISR stack is in use yet, interrupt use the current running stack
   * hence the big-ish default stack size.
   * @{
   */
  
  #ifndef THREAD_EXTRA_STACKSIZE_PRINTF
  #define THREAD_EXTRA_STACKSIZE_PRINTF   (1024)
  #endif
  
  #ifndef THREAD_STACKSIZE_DEFAULT
  #define THREAD_STACKSIZE_DEFAULT        (2048)
  #endif
  
  #ifndef THREAD_STACKSIZE_IDLE
  #ifdef NDEBUG
  #define THREAD_STACKSIZE_IDLE           (512)
  #else
  #define THREAD_STACKSIZE_IDLE           (512 + THREAD_EXTRA_STACKSIZE_PRINTF)
  #endif
  #endif
  /** @} */
  
  #ifdef __cplusplus
  }
  #endif
  
  #endif /* CPU_CONF_H */
  /** @} */