Blame view

RIOT/cpu/lm4f120/cpu.c 1.87 KB
a752c7ab   elopes   add first test an...
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
  /*
   * Copyright (C) 2015 Rakendra Thapa <rakendrathapa@gmail.com
   *
   * This file is subject to the terms and conditions of the GNU Lesser
   * General Public License v2.1. See the file LICENSE in the top level
   * directory for more details.
   */
  
  /**
   * @ingroup     cpu_lm4f120
   * @{
   *
   * @file        cpu.c
   * @brief       Implementation of the CPU initialization
   *
   * @author      Rakendra Thapa <rakendrathapa@gmail.com>
   * @}
   */
  
  #include "cpu.h"
  #include "irq.h"
  #include "sched.h"
  #include "thread.h"
  #include "arch/thread_arch.h"
  #include "arch/irq_arch.h"
  #include "periph/init.h"
  #include "periph_conf.h"
  
  /**
   * @brief Initialize the CPU, set IRQ priorities
   */
  void cpu_init(void)
  {
      /* initializes the Cortex-M core */
      cortexm_init();
  
      /* initialize the clock system */
      cpu_clock_init(CLOCK_SOURCE);
  
      /* trigger static peripheral initialization */
      periph_init();
  }
  
  void setup_fpu(void)
  {
      ROM_FPUEnable();
      ROM_FPULazyStackingEnable();
  }
  
  void cpu_clock_init(int clk)
  {
      setup_fpu();
      switch(clk){
          case CLK80:
              ROM_SysCtlClockSet(SYSCTL_SYSDIV_2_5 | SYSCTL_USE_PLL | SYSCTL_XTAL_16MHZ | SYSCTL_OSC_MAIN);
              break;
          case CLK50:
              ROM_SysCtlClockSet(SYSCTL_SYSDIV_4 | SYSCTL_USE_PLL | SYSCTL_XTAL_16MHZ | SYSCTL_OSC_MAIN);
              break;
          case CLK40:
              ROM_SysCtlClockSet(SYSCTL_SYSDIV_5 | SYSCTL_USE_PLL | SYSCTL_XTAL_16MHZ | SYSCTL_OSC_MAIN);
              break;
          case CLK16:
              ROM_SysCtlClockSet(SYSCTL_SYSDIV_1 | SYSCTL_USE_PLL | SYSCTL_XTAL_16MHZ | SYSCTL_OSC_MAIN);
              break;
          case CLK1:
              ROM_SysCtlClockSet(SYSCTL_SYSDIV_1 | SYSCTL_USE_PLL | SYSCTL_XTAL_1MHZ | SYSCTL_OSC_MAIN);
              break;
          default:
              ROM_SysCtlClockSet(SYSCTL_SYSDIV_1 | SYSCTL_USE_PLL | SYSCTL_XTAL_16MHZ | SYSCTL_OSC_MAIN);
              break;
      }
  }