Blame view

RIOT/boards/stm32f0discovery/include/periph_conf.h 4.25 KB
a752c7ab   elopes   add first test an...
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
  /*
   * Copyright (C) 2014 Freie Universitรคt Berlin
   *
   * This file is subject to the terms and conditions of the GNU Lesser General
   * Public License v2.1. See the file LICENSE in the top level directory for more
   * details.
   */
  
  /**
   * @ingroup     boards_stm32f0discovery
   * @{
   *
   * @file
   * @brief       Peripheral MCU configuration for the STM32F0discovery board
   *
   * @author      Hauke Petersen <hauke.petersen@fu-berlin.de>
   */
  
  #ifndef PERIPH_CONF_H
  #define PERIPH_CONF_H
  
  #include "periph_cpu.h"
  
  #ifdef __cplusplus
  extern "C" {
  #endif
  
  /**
   * @name    Clock settings
   *
   * @note    This is auto-generated from
   *          `cpu/stm32_common/dist/clk_conf/clk_conf.c`
   * @{
   */
  /* give the target core clock (HCLK) frequency [in Hz],
   * maximum: 48MHz */
  #define CLOCK_CORECLOCK      (48000000U)
  /* 0: no external high speed crystal available
   * else: actual crystal frequency [in Hz] */
  #define CLOCK_HSE            (8000000U)
  /* 0: no external low speed crystal available,
   * 1: external crystal available (always 32.768kHz) */
  #define CLOCK_LSE            (0)
  /* peripheral clock setup */
  #define CLOCK_AHB_DIV        RCC_CFGR_HPRE_DIV1
  #define CLOCK_AHB            (CLOCK_CORECLOCK / 1)
  #define CLOCK_APB1_DIV       RCC_CFGR_PPRE_DIV1      /* max 48MHz */
  #define CLOCK_APB1           (CLOCK_CORECLOCK / 1)
  #define CLOCK_APB2           (CLOCK_APB1)
  
  /* PLL factors */
  #define CLOCK_PLL_PREDIV     (1)
  #define CLOCK_PLL_MUL        (6)
  /** @} */
  
  /**
   * @name   Timer configuration
   * @{
   */
  static const timer_conf_t timer_config[] = {
      {
          .dev      = TIM2,
          .max      = 0xffffffff,
          .rcc_mask = RCC_APB1ENR_TIM2EN,
          .bus      = APB1,
          .irqn     = TIM2_IRQn
      }
  };
  
  #define TIMER_0_ISR         isr_tim2
  
  #define TIMER_NUMOF         (sizeof(timer_config) / sizeof(timer_config[0]))
  /** @} */
  
  /**
   * @name   UART configuration
   * @{
   */
  static const uart_conf_t uart_config[] = {
      {
          .dev        = USART1,
          .rcc_mask   = RCC_APB2ENR_USART1EN,
          .rx_pin     = GPIO_PIN(PORT_B, 7),
          .tx_pin     = GPIO_PIN(PORT_B, 6),
          .rx_af      = GPIO_AF0,
          .tx_af      = GPIO_AF0,
          .bus        = APB2,
          .irqn       = USART1_IRQn,
      },
      {
          .dev        = USART2,
          .rcc_mask   = RCC_APB1ENR_USART2EN,
          .rx_pin     = GPIO_PIN(PORT_A, 3),
          .tx_pin     = GPIO_PIN(PORT_A, 2),
          .rx_af      = GPIO_AF1,
          .tx_af      = GPIO_AF1,
          .bus        = APB1,
          .irqn       = USART2_IRQn
      }
  };
  
  #define UART_0_ISR          (isr_usart1)
  #define UART_1_ISR          (isr_usart2)
  
  #define UART_NUMOF          (sizeof(uart_config) / sizeof(uart_config[0]))
  /** @} */
  
  /**
   * @name   ADC configuration
   *
   * We need to configure the following values:
   * [ pin, channel ]
   * @{
   */
  #define ADC_CONFIG {            \
      { GPIO_PIN(PORT_C, 0), 10 },\
      { GPIO_PIN(PORT_C, 1), 11 },\
      { GPIO_PIN(PORT_C, 2), 12 },\
      { GPIO_PIN(PORT_C, 3), 13 },\
      { GPIO_PIN(PORT_C, 4), 14 },\
      { GPIO_PIN(PORT_C, 5), 15 } \
  }
  
  #define ADC_NUMOF           (6)
  /** @} */
  
  /**
   * @name SPI configuration
   * @{
   */
  static const uint8_t spi_divtable[2][5] = {
      {       /* for APB1 @ 48000000Hz */
          7,  /* -> 187500Hz */
          6,  /* -> 375000Hz */
          5,  /* -> 750000Hz */
          2,  /* -> 6000000Hz */
          1   /* -> 12000000Hz */
      },
      {       /* for APB2 @ 48000000Hz */
          7,  /* -> 187500Hz */
          6,  /* -> 375000Hz */
          5,  /* -> 750000Hz */
          2,  /* -> 6000000Hz */
          1   /* -> 12000000Hz */
      }
  };
  
  static const spi_conf_t spi_config[] = {
      {
          .dev      = SPI1,
          .mosi_pin = GPIO_PIN(PORT_A, 7),
          .miso_pin = GPIO_PIN(PORT_A, 6),
          .sclk_pin = GPIO_PIN(PORT_A, 5),
          .cs_pin   = GPIO_UNDEF,
          .af       = GPIO_AF0,
          .rccmask  = RCC_APB2ENR_SPI1EN,
          .apbbus   = APB2
      },
      {
          .dev      = SPI2,
          .mosi_pin = GPIO_PIN(PORT_B, 15),
          .miso_pin = GPIO_PIN(PORT_B, 14),
          .sclk_pin = GPIO_PIN(PORT_B, 13),
          .cs_pin   = GPIO_UNDEF,
          .af       = GPIO_AF0,
          .rccmask  = RCC_APB1ENR_SPI2EN,
          .apbbus   = APB1
      }
  };
  
  #define SPI_NUMOF           (sizeof(spi_config) / sizeof(spi_config[0]))
  /** @} */
  
  #ifdef __cplusplus
  }
  #endif
  
  #endif /* PERIPH_CONF_H */